#### VHDL Arithmetic and ALU

#### **Announcements**

- Homework #4 due Today
- Homework #5 posted
- Reading Assignment
  - Ch. 3 sections 7 & 18, Ch. 5 section 7

### Numerical Representations

- Numbers in VHDL can be represented two different ways
  - STD\_LOGIC\_VECTOR
    - Array of bits
    - Treated as a binary number
    - Ex: X <= "01101100", evaluated as 108
    - Industry standard and used in this class
  - Integer
    - Use sparingly (and not in this class)
    - Synthesis tool will create a 32-bit resource

#### Standard\_Logic\_Vector vs. Integer

```
architecture behave of traditionalcounter is
    signal int_count: std_logic_vector(7 downto 0);
begin
    main: process(clk, reset_n)
    begin
    if (reset_n = '0') then
        int_count <= (others => '0');
    elsif (clk'event and clk='1') then
        int_count <= int_count + 1;
    end if;
    end process;
    count <= int_count;
end behave;</pre>
```

```
architecture behave of traditionalcounter is
signal int_count: integer;
begin
main: process(clk, reset_n)
   begin
    if (reset_n = '0') then
        int_count <= 0;
   elsif (clk'event and clk='1') then
        int_count <= int_count + 1;
   end if;
   end process;
count <= int_count;
end behave;</pre>
```

Flow Status Successful - Tue Sep 19 12:38:47 2017 Ouartus Prime Version 16.1.0 Build 196 10/24/2016 SJ Standard Edition Revision Name counter Top-level Entity Name traditionalcounter Family Cyclone V Device 5CGXFC7C7F23C8 Timing Models Final Logic utilization (in ALMs) 5 / 56.480 ( < 1 % ) Total registers Total pins 10 / 268 (4%) Integers Total virtual pins are Total block memory bits 0 / 7,024,640 (0 %) Total DSP Blocks 0 / 156 (0%) resource Total HSSI RX PCSs 0/6(0%)

0/6(0%)

0/6(0%)

0/6(0%)

0 / 13 (0%)

0/4(0%)

Total HSSI PMA RX Deserializers

Total HSSI PMA TX Serializers

Total HSSI TX PCSs

Total PLLs

Total DLLs

hogs

Flow Status Successful - Tue Sep 19 12:43:12 2017 Quartus Prime Version 16.1.0 Build 196 10/24/2016 SJ Standard Edition Revision Name counter Top-level Entity Name traditionalcounter Cyclone V Family 5CGXFC7C7F23C8 Device Timing Models Final Logic utilization (in ALMs) 17 / 56,480 ( < 1 % ) Total registers 45 Total pins 34 / 268 (13 %) Total virtual pins Total block memory bits 0 / 7,024,640 (0 %) Total DSP Blocks 0 / 156 (0%) Total HSSI RX PCSs 0/6(0%) Total HSSI PMA RX Deserializers 0/6(0%) Total HSSI TX PCSs 0/6(0%) Total HSSI PMA TX Serializers 0/6(0%) Total PLLs 0 / 13 (0%) Total DLLs 0/4(0%)

### Negative Numbers

- Represented in 2's Complement notation
- Most significant bit (MSB) is the sign bit
  - I signifies negative number
  - 0 signifies positive number
     b<sub>7</sub>b<sub>6</sub>b<sub>5</sub>b<sub>4</sub>b<sub>3</sub>b<sub>2</sub>b<sub>1</sub>b<sub>0</sub>
     Sign bit

#### Range

- For n bits the range of numbers that can be represented in 2's complement is:
- $\circ$  (-2<sup>n-1</sup>) to (2<sup>n-1</sup>-1)
- For 8 bits: -128 to 127

#### Conversion

- Positive number
  - 2's complement number is the true binary equivalent
  - 12<sub>10</sub> = 01100 \*notice that leading 0 is needed
- Negative number
  - Complement each bit (one's complement)
  - Add I to the one's complement
  - Sign bit will always end up a I

# 2's Complement Conversion

Represent - I2 in 2's complement notation

Represent -93 in 2's complement notation

## 2's complement conversion

- If signed binary number is positive (how do we know?) do a straight conversion
  - $\circ$  00111001 = 57<sub>10</sub>
- If signed binary number is negative apply the following steps
  - Invert (complement) each bit
  - Add I
  - Convert to decimal
  - Add negative sign

## 2's Complement Conversion

- Convert | | | 1000 | | to decimal
  - Invert each bit

00011100

Add I

+ |

0

00011101 = 29

• Negate  $|| 1 || 1 || 0 || 1 || = -29_{10}$ 

Convert I I 00 I 10 I to decimal

## Unsigned and signed data types

- VHDL library numeric\_std defines unsigned and signed data types
  - Both are arrays of std\_logic bits
  - What else is an array of std\_logic bits?

# Signed and unsigned examples



 Industry standard is to use STD\_LOGIC\_VECTOR at the entity level and cast internal signals to signed and/or unsigned.

## Arithmetic Operations

- Addition (+)
- Subtraction (-)
- Multiplication(\*)
- Division (/)
  - Division is not well supported by all synthesizers

#### Addition and Subtraction

- The sum needs to be one bit longer than the addends
- Why?



 However, at least one of the operands has to be the same length as the sum

#### Addition and Subtraction

```
--This is an unsigned adder
Library ieee;
USE IEEE.STD_LOGIC_1164.ALL;
USE ieee.numeric_std.all:
                                                                     Use
ENTITY unsigned_adder IS
                                                                      concatenation
   PORT (a, b :IN STD_LOGIC_VECTOR(7 downto 0);
                :OUT STD_LOGIC_VECTOR(8 downto 0));
                                                                     to make the
END unsigned_adder;
                                                                     operands I
ARCHITECTURE behavior of unsigned_adder IS
                                                                      bit longer
   SIGNAL a_unsigned, b_unsigned : UNSIGNED(7 downto 0);
BEGIN
   a_unsigned <= UNSIGNED(a);</pre>
   b_unsigned <= UNSIGNED(b);</pre>
   V \leftarrow STD_LOGIC_VECTOR(('0') & a_unsigned) + ('0') & b_unsigned));
END behavior:
```

#### What is the difference and why?

### Multiplication and Division

 The length of the product must be equal to the sum of the lengths of the two numbers being multiplied

- For division, the size of the result must be equal to the size of the numerator.
  - Example is a homework problem <sup>©</sup>

### Relational Operations

- Standard logic vectors are evaluated as numbers in relational operations
- Example

```
A <= "100100";
B <= "011011";

IF ( A < B ) THEN
    do this;

ELSE
    do that;

END IF;
```

Is it This or That?

#### **ALU's**

- Arithmetic Logic Units
  - Circuitry in microprocessor that performs arithmetic and logic operations



#### What is an ALU?

- ALU is a digital circuit that performs
   Arithmetic (Add, Sub, . . .) and Logical (AND, OR, NOT) operations.
  - A and B: the inputs to the ALU (aka operands)
  - R: Output or Result
  - F: Code or Instruction from the Control Unit (aka as opcode)
  - D: Output status; it indicates cases such as:
    - carry-in
    - carry-out,
    - overflow,
    - division-by-zero

